Could I help you?
Sale! View larger

JEDEC JESD82-16A

New product

JEDEC JESD82-16A DEFINITION OF THE SSTUA32866 1.8 V CONFIGURABLE REGISTERED BUFFER WITH PARITY TEST FOR DDR2 RDIMM APPLICATIONS

standard by JEDEC Solid State Technology Association, 05/01/2007

More details

$32.00

-60%

$80.00

More info

Full Description

This standard defines standard specifications of dc interface parameters, switching parameters, and test loading for definition of the SSTUA32866 registered buffer with parity test for DDR2 RDIMM applications. The purpose is to provide a standard for the SSTUA32866 (see Note) logic device, for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use.

Product Details

Published: 05/01/2007 Number of Pages: 43File Size: 1 file , 350 KB